Maxim DS33Z41 Spécifications

Naviguer en ligne ou télécharger Spécifications pour Mise en réseau Maxim DS33Z41. Maxim DS33Z41 Specifications Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 167
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
1 of 167
REV: 122006
Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device
may be simultaneously available through various sales channels. For information about device errata, click here: www.maxim-ic.com/errata
.
GENERAL DESCRIPTION
The DS33Z41 extends a 10/100 Ethernet LAN
segment by encapsulating MAC frames in HDLC or
X.86 (LAPS) for transmission over up to four
interleaved PDH/TDM data streams using robust,
balanced, and programmable inverse multiplexing.
The Interleave Bus (IBO) serial link supports
seamless bidirectional interconnection with Dallas
Semiconductor’s T1/E1 framers and transceivers.
The device performs store-and-forward of packets
with full wire-speed transport capability. The built-in
Committed Information Rate (CIR) Controller
provides fractional bandwidth allocation up to the
line rate in increments of 512kbps.
FUNCTIONAL DIAGRAM
FEATURES
10/100 IEEE 802.3 Ethernet MAC (MII and
RMII) Half/Full Duplex with Automatic Flow
Control
Layer 1 Inverse Multiplexing Allows Bonding of
Up to 4 T1/E1/J1 or DSL Links
Supports Up to 7.75ms Differential Delay
Channel (Byte) Interleaved Bus Operation
In-Band OAM and Signaling Capability
HDLC/LAPS Encapsulation with Programmable
FCS, Interframe Fill
Committed Information Rate Controller Provides
Fractional Allocation in 512kbps Increments
Programmable BERT for the Serial Interface
External 16MB, 100MHz SDRAM Buffering
Parallel Microprocessor Interface
1.8V Operation with 3.3V Tolerant I/O
IEEE 1149.1 JTAG Support
Features continued on page 8.
APPLICATIONS
Bonded Transparent LAN Service
LAN Extension
Ethernet Delivery Over T1/E1/J1, T3/E3, OC-1/EC-1,
G.SHDSL, or HDSL2/4
ORDERING INFORMATION
PART TEMP RANGE PIN-PACKAGE
DS33Z41
-40°C to +85°C
169 CSBGA
10/100
MAC
SDRAM
MII/RMII
µ
C
Config.
Loader
DS33Z41
10/100
Ethernet
PHY
Serial
Port
Up to 4
Transceivers
or Framers
BERT
HDLC/X.86
Mapper
IBO
DS33Z41
Quad IMUX Ethernet Mapper
www.maxim-ic.com
Vue de la page 0
1 2 3 4 5 6 ... 166 167

Résumé du contenu

Page 1 - Quad IMUX Ethernet Mapper

1 of 167 REV: 122006 Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple re

Page 2 - TABLE OF CONTENTS

DS33Z41 Quad IMUX Ethernet Mapper 10 of 167 2.10 Specifications compliance The DS33Z41 meets relevant telecommunications specifications. The follow

Page 3

DS33Z41 Quad IMUX Ethernet Mapper 100 of 167 Register Name: LI.RMPSCH Register Description: Receive Maximum Packet Size Control High Register Regi

Page 4

DS33Z41 Quad IMUX Ethernet Mapper 101 of 167 Register Name: LI.RPPSRL Register Description: Receive Packet Processor Status Register Latched Regis

Page 5 - LIST OF FIGURES

DS33Z41 Quad IMUX Ethernet Mapper 102 of 167 Register Name: LI.RPPSRIE Register Description: Receive Packet Processor Status Register Interrupt En

Page 6 - LIST OF TABLES

DS33Z41 Quad IMUX Ethernet Mapper 103 of 167 Register Name: LI.RPCB0 Register Description: Receive Packet Count Byte 0 Register Register Address:

Page 7 - 1 DESCRIPTION

DS33Z41 Quad IMUX Ethernet Mapper 104 of 167 Register Name: LI.RFPCB0 Register Description: Receive FCS Errored Packet Count Byte 0 Register Regi

Page 8 - 2 FEATURE HIGHLIGHTS

DS33Z41 Quad IMUX Ethernet Mapper 105 of 167 Register Name: LI.RAPCB0 Register Description: Receive Aborted Packet Count Byte 0 Register Register

Page 9 - 2.9 Test and Diagnostics

DS33Z41 Quad IMUX Ethernet Mapper 106 of 167 Register Name: LI.RSPCB0 Register Description: Receive Size Violation Packet Count Byte 0 Register Re

Page 10

DS33Z41 Quad IMUX Ethernet Mapper 107 of 167 Register Name: LI.RBC0 Register Description: Receive Byte Count 0 Register Register Address: 118h B

Page 11 - 3 APPLICATIONS

DS33Z41 Quad IMUX Ethernet Mapper 108 of 167 Register Name: LI.RAC0 Register Description: Receive Aborted Byte Count 0 Register Register Address:

Page 12 - 4 ACRONYMS AND GLOSSARY

DS33Z41 Quad IMUX Ethernet Mapper 109 of 167 Register Name: LI.RHPMUU Register Description: Serial Interface Receive HDLC PMU Update Register Reg

Page 13 - 6 BLOCK DIAGRAMS

DS33Z41 Quad IMUX Ethernet Mapper 11 of 167 3 APPLICATIONS • Bonded Transparent LAN Service • LAN Extension • Ethernet Delivery Over T1/E1/J1, T

Page 14 - 7 PIN DESCRIPTIONS

DS33Z41 Quad IMUX Ethernet Mapper 110 of 167 Register Name: LI.RX86LSIE Register Description: Receive X.86 Interrupt Enable Register Address: 123h

Page 15

DS33Z41 Quad IMUX Ethernet Mapper 111 of 167 Register Name: LI.TQHT Register Description: Serial Interface Transmit Queue High Threshold (Watermar

Page 16

DS33Z41 Quad IMUX Ethernet Mapper 112 of 167 9.6 Ethernet Interface Registers The Ethernet Interface registers are used to configure RMII/MII bus

Page 17

DS33Z41 Quad IMUX Ethernet Mapper 113 of 167 Register Name: SU.MACRD1 Register Description: MAC Read Data Byte 1 Register Address: 143h Bit # 7 6

Page 18

DS33Z41 Quad IMUX Ethernet Mapper 114 of 167 Register Name: SU.MACWD1 Register Description: MAC Write Data Byte 1 Register Address: 147h Bit # 7

Page 19

DS33Z41 Quad IMUX Ethernet Mapper 115 of 167 Register Name: SU.MACAWH Register Description: MAC Address Write High Register Address: 14Bh Bit #

Page 20

DS33Z41 Quad IMUX Ethernet Mapper 116 of 167 Register Name: SU.LPBK Register Description: Ethernet Interface Loopback Control Register Register Ad

Page 21

DS33Z41 Quad IMUX Ethernet Mapper 117 of 167 Register Name: SU.TFRC Register Description: Transmit Frame Resend Control Register Address: 151h Bi

Page 22 - 8 FUNCTIONAL DESCRIPTION

DS33Z41 Quad IMUX Ethernet Mapper 118 of 167 Register Name: SU.TFSL Register Description: Transmit Frame Status Low Register Address: 152h Bit #

Page 23 - 8.1 Processor Interface

DS33Z41 Quad IMUX Ethernet Mapper 119 of 167 Register Name: SU.RFSB0 Register Description: Receive Frame Status Byte 0 Register Address: 154h Bit

Page 24 - 8.2 Clock Structure

DS33Z41 Quad IMUX Ethernet Mapper 12 of 167 4 ACRONYMS AND GLOSSARY • BERT—Bit Error Rate Tester • DCE—Data Communication Interface • DTE—Data

Page 25

DS33Z41 Quad IMUX Ethernet Mapper 120 of 167 Register Name: SU.RFSB3 Register Description: Receive Frame Status Byte 3 Register Address: 157h Bit

Page 26

DS33Z41 Quad IMUX Ethernet Mapper 121 of 167 Register Name: SU.RMFSRL Register Description: Receiver Maximum Frame Low Register Register Address:

Page 27 - Table 8-2. Reset Functions

DS33Z41 Quad IMUX Ethernet Mapper 122 of 167 Register Name: SU.QRIE Register Description: Receive Queue Cross Threshold Enable Register Address: 15

Page 28 - 8.6 Per-Port Resources

DS33Z41 Quad IMUX Ethernet Mapper 123 of 167 Register Name: SU.RFRC Register Description: Receive Frame Rejection Control Register Address: 15Eh

Page 29 - 8.7 Device Interrupts

DS33Z41 Quad IMUX Ethernet Mapper 124 of 167 9.6.2 MAC Registers The control registers related to the control of the individual MACs are shown in t

Page 30

DS33Z41 Quad IMUX Ethernet Mapper 125 of 167 Bit 12: Late Collision Control (LCC). When set to 1, enables retransmission of a collided packet even

Page 31 - 8.9 Link Aggregation (IMUX)

DS33Z41 Quad IMUX Ethernet Mapper 126 of 167 Register Name: SU.MACAH Register Description: MAC Address High Register Register Address: 0004h (indi

Page 32 - Sequence 02

DS33Z41 Quad IMUX Ethernet Mapper 127 of 167 Register Name: SU.MACMIIA Register Description: MAC MII Management (MDIO) Address Register Register A

Page 33

DS33Z41 Quad IMUX Ethernet Mapper 128 of 167 Register Name: SU.MACMIID Register Description: MAC MII (MDIO) Data Register Register Address: 0018h

Page 34 - 8.9.2 IMUX Command Protocol

DS33Z41 Quad IMUX Ethernet Mapper 129 of 167 Register Name: SU.MACFCR Register Description: MAC Flow Control Register Register Address: 001Ch (ind

Page 35

DS33Z41 Quad IMUX Ethernet Mapper 13 of 167 5 MAJOR OPERATING MODES Operation of the DS33Z41 operation requires a host microprocessor for initiali

Page 36 - 8.9.4 Data Transfer

DS33Z41 Quad IMUX Ethernet Mapper 130 of 167 Register Name: SU.MMCCTRL Register Description: MAC MMC Control Register Register Address: 0100h (ind

Page 37 - 8.10 Connections and Queues

DS33Z41 Quad IMUX Ethernet Mapper 131 of 167 Register Name: Reserved Register Description: MAC Reserved Control Register Register Address: 010Ch (

Page 38 - 8.11 Arbiter

DS33Z41 Quad IMUX Ethernet Mapper 132 of 167 Register Name: Reserved Register Description: MAC Reserved Control Register Register Address: 0110h (

Page 39 - 8.12 Flow Control

DS33Z41 Quad IMUX Ethernet Mapper 133 of 167 Register Name: SU.RxFrmCtr Register Description: MAC All Frames Received Counter Register Address: 02

Page 40

DS33Z41 Quad IMUX Ethernet Mapper 134 of 167 Register Name: SU.RxFrmOkCtr Register Description: MAC Frames Received OK Counter Register Address: 0

Page 41

DS33Z41 Quad IMUX Ethernet Mapper 135 of 167 Register Name: SU.TxFrmCtr Register Description: MAC All Frames Transmitted Counter Register Address:

Page 42

DS33Z41 Quad IMUX Ethernet Mapper 136 of 167 Register Name: SU.TxBytesCtr Register Description: MAC All Bytes Transmitted Counter Register Address

Page 43 - 8.13.1 DTE and DCE Mode

DS33Z41 Quad IMUX Ethernet Mapper 137 of 167 Register Name: SU.TxBytesOkCtr Register Description: MAC Bytes Transmitted OK Counter Register Addres

Page 44

DS33Z41 Quad IMUX Ethernet Mapper 138 of 167 Register Name: SU.TXFRMUNDR Register Description: MAC Transmit Frame Under Run Counter Register Addre

Page 45

DS33Z41 Quad IMUX Ethernet Mapper 139 of 167 Register Name: SU.TxBdFrmCtr Register Description: MAC All Frames Aborted Counter Register Address: 0

Page 46 - 8.14 Ethernet MAC

DS33Z41 Quad IMUX Ethernet Mapper 14 of 167 7 PIN DESCRIPTIONS 7.1 Pin Functional Description Note that all digital pins are inout pins in JTAG mo

Page 47 - Figure 8-10. RMII Interface

DS33Z41 Quad IMUX Ethernet Mapper 140 of 167 10 FUNCTIONAL TIMING 10.1 MII and RMII Interfaces Each MII Interface Transmit Port has its own TX_CLK

Page 48 - 8.15 BERT

DS33Z41 Quad IMUX Ethernet Mapper 141 of 167 Receive Data (RXD[3:0]) is clocked from the external PHY synchronously with RX_CLK. The RX_CLK signal

Page 49 - LoadVerify

DS33Z41 Quad IMUX Ethernet Mapper 142 of 167 11 OPERATING PARAMETERS ABSOLUTE MAXIMUM RATINGS Voltage Range on Any Lead with Respect to VSS (excep

Page 50 - MatchVerify

DS33Z41 Quad IMUX Ethernet Mapper 143 of 167 Note 1: Typical power is 145mW. Note 2: All outputs loaded with rated capacitance; all inputs betwe

Page 51

DS33Z41 Quad IMUX Ethernet Mapper 144 of 167 11.2 MII Interface Table 11-5. Transmit MII Interface 10Mbps 100Mbps PARAMETER SYMBOL MIN TYP MAX MIN

Page 52

DS33Z41 Quad IMUX Ethernet Mapper 145 of 167 Table 11-6. Receive MII Interface 10Mbps 100Mbps PARAMETER SYMBOL MIN TYP MAX MIN TYP MAX UNITS RX_CLK

Page 53

DS33Z41 Quad IMUX Ethernet Mapper 146 of 167 11.3 RMII Interface Table 11-7. Transmit RMII Interface 10Mbps 100Mbps PARAMETER SYMBOL MIN TYP MAX MIN

Page 54

DS33Z41 Quad IMUX Ethernet Mapper 147 of 167 Table 11-8. Receive RMII Interface 10Mbps 100Mbps PARAMETER SYMBOL MIN TYP MAX MIN TYP MAX UNITS REF_CL

Page 55 - Rate Adaption

DS33Z41 Quad IMUX Ethernet Mapper 148 of 167 11.4 MDIO Interface Table 11-9. MDIO Interface PARAMETER SYMBOL MIN TYP MAX UNITS MDC Frequency 1.

Page 56

DS33Z41 Quad IMUX Ethernet Mapper 149 of 167 11.5 Transmit WAN Interface Table 11-10. Transmit WAN Interface PARAMETER SYMBOL MIN TYP MAX UNITS TCLK

Page 57

DS33Z41 Quad IMUX Ethernet Mapper 15 of 167 NAME PIN TYPE FUNCTION TX_CLK A8 IO Transmit Clock (MII). Timing reference for TX_EN and TXD[3:0]. Th

Page 58

DS33Z41 Quad IMUX Ethernet Mapper 150 of 167 11.6 Receive WAN Interface Table 11-11. Receive WAN Interface PARAMETER SYMBOL MIN TYP MAX UNITS RCLKI

Page 59

DS33Z41 Quad IMUX Ethernet Mapper 151 of 167 11.7 SDRAM Timing Table 11-12. SDRAM Interface Timing 100MHz PARAMETER SYMBOL MIN TYP MAX UNITS SDCLKO

Page 60 - 9 DEVICE REGISTERS

DS33Z41 Quad IMUX Ethernet Mapper 152 of 167 Figure 11-8. SDRAM Interface Timing SDCLKO (output) SDATA (output) t1SDATA (input)

Page 61 - 9.1 Register Bit Maps

DS33Z41 Quad IMUX Ethernet Mapper 153 of 167 Figure 11-9. Receive IBO Channel Interleave Mode Timing Note 1: 8.192MHz bus configuration. Note 2: D

Page 62 - 9.1.3 BERT Register Bit Map

DS33Z41 Quad IMUX Ethernet Mapper 154 of 167 Figure 11-10. Transmit IBO Channel Interleave Mode Timing Note 1: 8.192MHz bus configuration. Note 2:

Page 63 - LI.TRX86SAPIL

DS33Z41 Quad IMUX Ethernet Mapper 155 of 167 11.8 Microprocessor Bus AC Characteristics Table 11-13. AC Characteristics—Microprocessor Bus Timing (

Page 64 - TQOVFLS

DS33Z41 Quad IMUX Ethernet Mapper 156 of 167 Figure 11-11. Intel Bus Read Timing (MODEC = 00) t2 t3Address ValidData Validt4t9t5t10ADDR[12:0]DATA[7

Page 65

DS33Z41 Quad IMUX Ethernet Mapper 157 of 167 Figure 11-13. Motorola Bus Read Timing (MODEC = 01) t2 t3Address ValidData Validt4t9t5t10ADDR[12:0]DA

Page 66 - 9.1.6 MAC Register Bit Map

DS33Z41 Quad IMUX Ethernet Mapper 158 of 167 11.9 JTAG Interface Timing Table 11-14. JTAG Interface Timing (VDD3.3 = 3.3V ±5%, VDD1.8 = 1.8V ±5%, T

Page 67

DS33Z41 Quad IMUX Ethernet Mapper 159 of 167 12 JTAG INFORMATION The device supports the standard instruction codes SAMPLE:PRELOAD, BYPASS, and EXTE

Page 68

DS33Z41 Quad IMUX Ethernet Mapper 16 of 167 NAME PIN TYPE FUNCTION COL_DET B13 I Collision Detect (MII). Asserted by the MAC PHY to indicate tha

Page 69

DS33Z41 Quad IMUX Ethernet Mapper 160 of 167 12.1 JTAG TAP Controller State Machine Description This section covers the details on the operation of

Page 70

DS33Z41 Quad IMUX Ethernet Mapper 161 of 167 Update-DR A falling edge on JTCLK while in the Update-DR state will latch the data from the shift regis

Page 71

DS33Z41 Quad IMUX Ethernet Mapper 162 of 167 Figure 12-2. TAP Controller State Diagram 12.2 Instruction Register The instruction register contai

Page 72

DS33Z41 Quad IMUX Ethernet Mapper 163 of 167 Table 12-1. Instruction Codes for IEEE 1149.1 Architecture INSTRUCTION SELECTED REGISTER INSTRUCTION CO

Page 73

DS33Z41 Quad IMUX Ethernet Mapper 164 of 167 12.3 JTAG ID Codes Table 12-2. ID Code Structure DEVICE REVISION ID[31:28] DEVICE CODE ID[27:12] MANUF

Page 74

DS33Z41 Quad IMUX Ethernet Mapper 165 of 167 12.5 JTAG Functional Timing This functional timing for the JTAG circuits shows: • The JTAG controller

Page 75

DS33Z41 Quad IMUX Ethernet Mapper 166 of 167 13 PACKAGE INFORMATION (The package drawing(s) in this data sheet may not reflect the most current spec

Page 76

DS33Z41 Quad IMUX Ethernet Mapper 167 of 167 Maxim/Dallas Semiconductor cannot assume responsibility for use of any circuitry other than circuitry e

Page 77

DS33Z41 Quad IMUX Ethernet Mapper 17 of 167 NAME PIN TYPE FUNCTION RD/DS E1 I Read Data Strobe (Intel Mode). The DS33Z41 drives the data bus (D0-

Page 78

DS33Z41 Quad IMUX Ethernet Mapper 18 of 167 NAME PIN TYPE FUNCTION SDRAM CONTROLLER SDATA[0] SDATA[1] SDATA[2] SDATA[3] SDATA[4] SDATA[5] SDATA[6

Page 79

DS33Z41 Quad IMUX Ethernet Mapper 19 of 167 NAME PIN TYPE FUNCTION SCAS H4 O SDRAM Column Address Strobe. Active-low output, used to latch the co

Page 80

DS33Z41 Quad IMUX Ethernet Mapper 2 of 167 TABLE OF CONTENTS 1 DESCRIPTION...

Page 81 - 9.3 Arbiter Registers

DS33Z41 Quad IMUX Ethernet Mapper 20 of 167 NAME PIN TYPE FUNCTION POWER SUPPLIES VDD3.3 G5–G10, H2, H5, H6, H7–H10 I VDD3.3: Connect to 3.3V Po

Page 82 - 9.4 BERT Registers

DS33Z41 Quad IMUX Ethernet Mapper 21 of 167 Figure 7-1. DS33Z41 256-Ball CSBGA Pinout 1 2 3 4 5 6 7 8 9 10 11 12 13 A A0 A2 A5 A8 D0 D1 D2

Page 83

DS33Z41 Quad IMUX Ethernet Mapper 22 of 167 8 FUNCTIONAL DESCRIPTION The DS33Z41 provides interconnection and mapping functionality between Etherne

Page 84

DS33Z41 Quad IMUX Ethernet Mapper 23 of 167 8.1 Processor Interface Microprocessor control of the DS33Z41 is accomplished through the 20 interface

Page 85

DS33Z41 Quad IMUX Ethernet Mapper 24 of 167 8.2 Clock Structure The DS33Z41 clocks sources and functions are as follows: • Serial Transmit Data (T

Page 86

DS33Z41 Quad IMUX Ethernet Mapper 25 of 167 Figure 8-1. Clocking for the DS33Z41 MACRMIIMIISDRAMInterfaceBuffer DevDiv by 2,4,12Output Clocks25,50M

Page 87

DS33Z41 Quad IMUX Ethernet Mapper 26 of 167 8.2.1 Serial Interface Clock Modes The Serial Interface timing is determined by the line clocks. 8.192

Page 88

DS33Z41 Quad IMUX Ethernet Mapper 27 of 167 8.3 Resets and Low-Power Modes The external RST pin and the global reset bit in GL.CR1 create an inter

Page 89

DS33Z41 Quad IMUX Ethernet Mapper 28 of 167 8.4 Initialization and Configuration EXAMPLE DEVICE INITIALIZATION SEQUENCE: STEP 1: Reset the device

Page 90

DS33Z41 Quad IMUX Ethernet Mapper 29 of 167 8.7 Device Interrupts Figure 8-2 diagrams the flow of interrupt conditions from their source status bit

Page 91

DS33Z41 Quad IMUX Ethernet Mapper 3 of 167 8.14 ETHERNET MAC...

Page 92

DS33Z41 Quad IMUX Ethernet Mapper 30 of 167 Figure 8-2. Device Interrupt Information Flow Diagram Receive FCS Errored Packet 7Receive Aborted

Page 93

DS33Z41 Quad IMUX Ethernet Mapper 31 of 167 8.8 Serial Interface The Serial Interface consists of physical serial port, IMUX/IBO Formatter, and HDL

Page 94

DS33Z41 Quad IMUX Ethernet Mapper 32 of 167 Figure 8-3. IMUX Interface to T1/E1 Transceivers T1E1T1E1T1E1T1E1LIULIULIULIUFramerFramerFramerFramerIB

Page 95

DS33Z41 Quad IMUX Ethernet Mapper 33 of 167 8.9.1 Microprocessor Requirements Link aggregation requires an external host microprocessor to issue in

Page 96

DS33Z41 Quad IMUX Ethernet Mapper 34 of 167 8.9.2 IMUX Command Protocol The format for all commands sent and received in Channel 2 of the IBO Seria

Page 97 - 9.5.4 X.86 Registers

DS33Z41 Quad IMUX Ethernet Mapper 35 of 167 The command and status registers for the IMUX function are detailed below: Table 8-4. Command and Statu

Page 98

DS33Z41 Quad IMUX Ethernet Mapper 36 of 167 8.9.3 Out of Frame (OOF) Monitoring Once the links are in synchronization, frame synchronization monit

Page 99

DS33Z41 Quad IMUX Ethernet Mapper 37 of 167 8.10 Connections and Queues The multi-port devices in this product family provide bidirectional cross-

Page 100

DS33Z41 Quad IMUX Ethernet Mapper 38 of 167 It is recommended that the user reset the queue pointers for the connection after disconnection. The po

Page 101

DS33Z41 Quad IMUX Ethernet Mapper 39 of 167 8.12 Flow Control Flow control may be required to ensure that data queues do not overflow and packets a

Page 102

DS33Z41 Quad IMUX Ethernet Mapper 4 of 167 12.2.2 BYPASS...

Page 103

DS33Z41 Quad IMUX Ethernet Mapper 40 of 167 8.12.1 Full-Duplex Flow Control Automatic flow control is enabled by default. The host processor can d

Page 104

DS33Z41 Quad IMUX Ethernet Mapper 41 of 167 Figure 8-6. Flow Control Using Pause Control Frame Receive QueueGrowthReceive Queue HighWater MarkIniti

Page 105

DS33Z41 Quad IMUX Ethernet Mapper 42 of 167 8.13 Ethernet Interface Port The Ethernet port interface allows for direct connection to an Ethernet P

Page 106

DS33Z41 Quad IMUX Ethernet Mapper 43 of 167 • MII error asserted during the reception of the frame. • Dribbling bits occurred in the frame. • CR

Page 107

DS33Z41 Quad IMUX Ethernet Mapper 44 of 167 Figure 8-8. Configured as DTE Connected to an Ethernet PHY in MII Mode MACRXD[3:0]RXD[3:0]RX_CLKRX_CLKR

Page 108

DS33Z41 Quad IMUX Ethernet Mapper 45 of 167 Figure 8-9. DS33Z41 Configured as a DCE in MII Mode MACTXD[3:0]RXD[3:0]TX_CLKRX_CLKTX_ERRRX_ERRTX_ENRX_

Page 109

DS33Z41 Quad IMUX Ethernet Mapper 46 of 167 8.14 Ethernet MAC Indirect addressing is required to access the MAC register settings. Writing to the M

Page 110

DS33Z41 Quad IMUX Ethernet Mapper 47 of 167 8.14.1 MII Mode The Ethernet interface can be configured for MII operation by setting the hardware pin

Page 111

DS33Z41 Quad IMUX Ethernet Mapper 48 of 167 8.14.3 PHY MII Management Block and MDIO Interface The MII Management Block allows for the host to con

Page 112

DS33Z41 Quad IMUX Ethernet Mapper 49 of 167 8.15.2 Receive Data Interface 8.15.2.1 Receive Pattern Detection The Receive BERT receives only the pa

Page 113

DS33Z41 Quad IMUX Ethernet Mapper 5 of 167 LIST OF FIGURES Figure 3-1. Quad T1/E1 SCT to DS33Z41 ...

Page 114

DS33Z41 Quad IMUX Ethernet Mapper 50 of 167 Figure 8-13. Repetitive Pattern Synchronization State Diagram SyncMatchVerify1 bit errorPattern Matche

Page 115

DS33Z41 Quad IMUX Ethernet Mapper 51 of 167 8.15.5.2 Performance Monitoring Update All counters stop counting at their maximum count. A counter reg

Page 116

DS33Z41 Quad IMUX Ethernet Mapper 52 of 167 8.16 Transmit Packet Processor The Transmit Packet Processor accepts data from the Transmit FIFO perfor

Page 117

DS33Z41 Quad IMUX Ethernet Mapper 53 of 167 8.17 Receive Packet Processor The Receive Packet Processor accepts data from the Receive Serial Interf

Page 118

DS33Z41 Quad IMUX Ethernet Mapper 54 of 167 FCS byte extraction discards the FCS bytes. If FCS extraction is enabled, the FCS bytes are extracted f

Page 119

DS33Z41 Quad IMUX Ethernet Mapper 55 of 167 8.18 X.86 Encoding and Decoding X.86 protocol provides a method for encapsulating Ethernet Frame onto

Page 120

DS33Z41 Quad IMUX Ethernet Mapper 56 of 167 Figure 8-15. X.86 Encapsulation of the MAC field Flag(0x7E)Address(0x04)Control(0x03)1st Octect of SAPI

Page 121

DS33Z41 Quad IMUX Ethernet Mapper 57 of 167 The X86 received frame is aborted if: • If 7d, 7E is detected. This is an abort packet sequence in X.

Page 122

DS33Z41 Quad IMUX Ethernet Mapper 58 of 167 8.19 Committed Information Rate Controller The DS33Z41 provides a CIR provisioning facility. The CIR c

Page 123

DS33Z41 Quad IMUX Ethernet Mapper 59 of 167 Figure 8-16. CIR in the WAN Transmit Path MACRMIIMIISDRAMInterfaceBuffer DevDiv by 2,4,12Output Clocks2

Page 124 - 9.6.2 MAC Registers

DS33Z41 Quad IMUX Ethernet Mapper 6 of 167 LIST OF TABLES Table 2-1. T1 Related Telecommunications Specifications ...

Page 125

DS33Z41 Quad IMUX Ethernet Mapper 60 of 167 9 DEVICE REGISTERS Ten address lines are used to address the register space. Table 9-1 shows the regist

Page 126

DS33Z41 Quad IMUX Ethernet Mapper 61 of 167 9.1 Register Bit Maps Table 9-2, Table 9-3, Table 9-4, Table 9-5, Table 9-6, and Table 9-7 contain the

Page 127

DS33Z41 Quad IMUX Ethernet Mapper 62 of 167 9.1.2 Arbiter Register Bit Map Table 9-3. Arbiter Register Bit Map ADDR NAME BIT 7 BIT 6 BIT 5 B

Page 128

DS33Z41 Quad IMUX Ethernet Mapper 63 of 167 9.1.4 Serial Interface Register Bit Map Table 9-5. Serial Interface Register Bit Map ADDR NAME BIT 7 B

Page 129

DS33Z41 Quad IMUX Ethernet Mapper 64 of 167 ADDR NAME BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 103h LI.RMPSCH RMX15 RMX14 RMX13 RMX12 RMX11

Page 130

DS33Z41 Quad IMUX Ethernet Mapper 65 of 167 9.1.5 Ethernet Interface Register Bit Map Table 9-6. Ethernet Interface Register Bit Map ADDR NAME BIT

Page 131

DS33Z41 Quad IMUX Ethernet Mapper 66 of 167 9.1.6 MAC Register Bit Map Table 9-7. MAC Indirect Register Bit Map ADDR NAME BIT 7 BIT 6 BIT 5

Page 132

DS33Z41 Quad IMUX Ethernet Mapper 67 of 167 ADDR NAME BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 110h RESERVED – initialize to FF -

Page 133

DS33Z41 Quad IMUX Ethernet Mapper 68 of 167 9.2 Global Register Definitions Functions contained in the global registers include: framer reset, LIU

Page 134

DS33Z41 Quad IMUX Ethernet Mapper 69 of 167 Register Name: GL.CR1 Register Description: Global Control Register 1 Register Address: 02h Bit # 7 6

Page 135

DS33Z41 Quad IMUX Ethernet Mapper 7 of 167 1 DESCRIPTION The DS33Z41 provides interconnection and mapping functionality between Ethernet Packet Sys

Page 136

DS33Z41 Quad IMUX Ethernet Mapper 70 of 167 Register Name: GL.RTCAL Register Description: Global Receive and Transmit Serial Port Clock Activity La

Page 137

DS33Z41 Quad IMUX Ethernet Mapper 71 of 167 Register Name: GL.LIE Register Description: Global Serial Interface Interrupt Enable Register Address:

Page 138

DS33Z41 Quad IMUX Ethernet Mapper 72 of 167 Register Name: GL.TRQIE Register Description: Global Transmit Receive Queue Interrupt Enable Register A

Page 139

DS33Z41 Quad IMUX Ethernet Mapper 73 of 167 Register Name: GL.CON1 Register Description: Connection Register for Ethernet Interface 1 Register Addr

Page 140 - 10 FUNCTIONAL TIMING

DS33Z41 Quad IMUX Ethernet Mapper 74 of 167 Register Name: GL.IMXCN Register Description: Inverse MUX Configuration Register Register Address: 16h

Page 141 - P R E A E M B L E

DS33Z41 Quad IMUX Ethernet Mapper 75 of 167 Register Name: GL.IMXSS Register Description: Inverse MUX Sync Status Register Address: 18h Bit # 7 6

Page 142 - 11 OPERATING PARAMETERS

DS33Z41 Quad IMUX Ethernet Mapper 76 of 167 Register Name: GL.IMXSLS Register Description: Inverse MUX Sync Latched Status Register Address: 1Ah

Page 143

DS33Z41 Quad IMUX Ethernet Mapper 77 of 167 Register Name: GL.IMXOOFIE Register Description: Inverse MUX OOF Interrupt Enable Register Address: 1Eh

Page 144 - TXD[3:0]

DS33Z41 Quad IMUX Ethernet Mapper 78 of 167 Register Name: GL.IMXOOFLS Register Description: Inverse MUX Out Of Frame Latched Status Register Addre

Page 145

DS33Z41 Quad IMUX Ethernet Mapper 79 of 167 Bit 0: BIST Pass-Fail (BISTPF). This bit is equal to 0 after the DS33Z41 performs BIST testing on the S

Page 146 - TXD[1:0]

DS33Z41 Quad IMUX Ethernet Mapper 8 of 167 2 FEATURE HIGHLIGHTS 2.1 General • 169-pin, 14mm x 14mm CSBGA package • 1.8V supply with 3.3V tolerant

Page 147 - RXD[1:0]

DS33Z41 Quad IMUX Ethernet Mapper 80 of 167 Register Name: GL.SDRFTC Register Description Global SDRAM Refresh Time Control Register Address: 3Dh

Page 148

DS33Z41 Quad IMUX Ethernet Mapper 81 of 167 9.3 Arbiter Registers The Arbiter manages the transport between the Ethernet port and the Serial Interf

Page 149

DS33Z41 Quad IMUX Ethernet Mapper 82 of 167 9.4 BERT Registers Register Name: BCR Register Description: BERT Control Register Register Address: 80

Page 150

DS33Z41 Quad IMUX Ethernet Mapper 83 of 167 Register Name: BPCLR Register Description: BERT Pattern Configuration Low Register Register Address: 82

Page 151 - 11.7 SDRAM Timing

DS33Z41 Quad IMUX Ethernet Mapper 84 of 167 Register Name: BSPB0R Register Description: BERT Pattern Byte 0 Register Register Address: 84h Bit #

Page 152

DS33Z41 Quad IMUX Ethernet Mapper 85 of 167 Register Name: TEICR Register Description: Transmit Error Insertion Control Register Register Address:

Page 153 - LINK 2, CHANNEL 1

DS33Z41 Quad IMUX Ethernet Mapper 86 of 167 Register Name: BSRL Register Description: BERT Status Register Latched Register Address: 8Eh Bit # 7 6

Page 154

DS33Z41 Quad IMUX Ethernet Mapper 87 of 167 Register Name: RBECB0R Register Description: Receive Bit Error Count Byte 0 Register Register Address:

Page 155

DS33Z41 Quad IMUX Ethernet Mapper 88 of 167 Register Name: RBCB1 Register Description: Receive Bit Count Byte 1 Register #1 Register Address: 99h

Page 156 - Data Valid

DS33Z41 Quad IMUX Ethernet Mapper 89 of 167 9.5 Serial Interface Registers The Serial Interface contains the Serial HDLC transport circuitry and t

Page 157

DS33Z41 Quad IMUX Ethernet Mapper 9 of 167 2.6 SDRAM Interface • Interface for 128Mb, 32-bit-wide SDRAM • SDRAM Interface speed up to 100MHz • A

Page 158

DS33Z41 Quad IMUX Ethernet Mapper 90 of 167 9.5.3 Transmit HDLC Processor Registers Register Name: LI.TPPCL Register Description: Transmit Packet

Page 159 - 12 JTAG INFORMATION

DS33Z41 Quad IMUX Ethernet Mapper 91 of 167 Register Name: LI.TIFGC Register Description: Transmit Inter-Frame Gapping Control Register Register A

Page 160

DS33Z41 Quad IMUX Ethernet Mapper 92 of 167 Register Name: LI.TEPHC Register Description: Transmit Errored Packet High Control Register Register A

Page 161 - Capture-IR

DS33Z41 Quad IMUX Ethernet Mapper 93 of 167 Register Name: LI.TPPSR Register Description: Transmit Packet Processor Status Register Register Addres

Page 162 - 12.2 Instruction Register

DS33Z41 Quad IMUX Ethernet Mapper 94 of 167 Register Name: LI.TPCR0 Register Description: Transmit Packet Count Byte 0 Register Address: 0CCh Bit

Page 163

DS33Z41 Quad IMUX Ethernet Mapper 95 of 167 Register Name: LI.TBCR0 Register Description: Transmit Byte Count Byte 0 Register Address: 0D0h Bit

Page 164 - 12.4 Test Registers

DS33Z41 Quad IMUX Ethernet Mapper 96 of 167 Register Name: LI.THPMUU Register Description: Serial Interface Transmit HDLC PMU Update Register Reg

Page 165 - 12.5 JTAG Functional Timing

DS33Z41 Quad IMUX Ethernet Mapper 97 of 167 9.5.4 X.86 Registers X.86 Transmit and common Registers are used to control the operation of the X.86 e

Page 166 - 13 PACKAGE INFORMATION

DS33Z41 Quad IMUX Ethernet Mapper 98 of 167 Register Name: LI.TRX86SAPIL Register Description: Transmit Receive X.86 SAPIL Register Address: 0DCh

Page 167 - 14 DOCUMENT REVISION HISTORY

DS33Z41 Quad IMUX Ethernet Mapper 99 of 167 9.5.5 Receive Serial Interface Serial Receive Registers are used to control the HDLC Receiver associat

Commentaires sur ces manuels

Pas de commentaire